Name:

## Practice Test 1

Updated: January 22, 2019

Test 1 is (tentatively) Friday, 1 February

- 1. List and explain several ways of measuring performance. Give advantages and disadvantages of each.
- 2. Explain the difference between latency and throughput.
- 3. What is the main risk in evaluating performance using throughput alone?
- 4. What is an *accumulator*?'
- 5. How has changing technology affected the way we design CPUs?
- 6. What is a benchmark?
- 7. How are benchmarks used?
- 8. Why don't benchmarks simply average the times of all the component programs?
- 9. Why is it often difficult to say with certainty that one CPU performs better than another?
- 10. What is a *word* as it relates to CPU design?
- 11. List and explain the direct and indirect effects of a computer's word size (16-bit, 32-bit, 64-bit, etc.).
- 12. Compute the value of R1 at the end of each of the following instructions. The given addressing mode applies to the *third* parameter only. R1 and R2 are always register direct.

|                                                                                                    |   |        | Memory                                                      | Registers                                                  |
|----------------------------------------------------------------------------------------------------|---|--------|-------------------------------------------------------------|------------------------------------------------------------|
| Instruction<br>ADD R1,R2, 40<br>ADD R1,R2, 40<br>ADD R1,R2, 40<br>ADD R1, R2, R3<br>ADD R1, R2, R3 | 0 | Result | 10 20<br>20 10<br>30 50<br>40 30<br>50 60<br>60 70<br>70 50 | R1 20<br>R2 2<br>R3 60<br>R4 30<br>R5 40<br>R6 50<br>R7 70 |

Name:

- 13. For each of the addressing modes above, describe a specific situation where instructions using that addressing mode would be useful. Use ideas and examples from a high-level programming language to clarify your explanation.
- 14. What are implicit parameters? Name some instructions that have implicit parameters.
- 15. Why does the MIPS instruction set not contain a subtract immediate instruction?
- 16. Look at each MIPS pseudo-instruction and explain why it is a pseudo-instruction instead of a "real" instruction.
- 17. Give examples of how the MIPS instruction set exhibits each of the four design principles.
- 18. A colleague notices that the jump instruction j label can be replaced by a pseudo-instruction beq R0, R0, label. He then proposes eliminating the MIPS jump instruction j (the complier would then replace any j instructions with the corresponding beq instruction.)
  - (a) Which design principles suggest that you should keep the j instruction? Why?
  - (b) Which design principles suggest that you should eliminate the j instructions? Why?
- 19. Be able to discuss any of the design decisions we discussed in class in terms of the four design principles. This list includes, but is not limited to:
  - word size,
  - number of registers,
  - addressing modes (including when or if each is used),
  - instruction length (including the tradeoffs between fixed and variable width instructions), and
  - general purpose vs. special purpose registers.
- 20. Explain how the following design decisions are all inter-related:
  - word size
  - CISC vs. RISC
  - fixed vs. variable instruction size
  - load/store vs. register/memory
  - number and type of addressing modes
  - number of registers
  - size of registers
- 21. Why did x86 develop as a variable-width instruction set?

Name:

- 22. Consider a hypothetical computer with an instruction set of only two *n*-bit instructions. The first bit specifies the opcode, and the remaining n-1 bits specify one of the  $2^{n-1}$  *n*-bit words of main memory. The two instructions are:
  - SUBS X: Subtract the contents of memory location X from the accumulator register, and store the result in both location X and the accumulator.
  - JUMP X: Unconditionally jump to location X.

A word in main memory may contain either an instruction or a binary number in twos complement notation. Demonstrate that this instruction set is reasonably complete by showing how the following operations can be programmed using only the two operations:

- (a) Data transfer: Location X to accumulator, accumulator to location X
- (b) Addition: Add contents of location X to accumulator
- (c) Conditional branch
- (d) Logical OR